

# Southern Luzon State University College of Engineering Lucban, Quezon



## **CPE23L- COMPUTER ARCHITECTURE & ORGANIZATION**

Final Project Documentation: Water Refilling Box

# Submitted by:

Bolo, Lyza April P. Carreos, Clarice Mae G. Corpuz, Reimarc G.

BSCPE IV - IE

Submitted to:

Engr. Carla May C. Ceribo

Submitted on:

January 11, 2024

#### INTRODUCTION

Verilog, as a hardware description language (HDL), plays a crucial role in designing and simulating digital circuits. In building a Central Processing Unit (CPU) using Verilog, registers, including instruction registers (IR), play a key role in storing and managing data during instruction execution. This Verilog code uses registers strategically to make the CPU work better by improving how the data moves around and stays organized. The instruction register specifically holds the binary representation of the current instruction fetched from memory. Its primary function is to facilitate the decoding of instructions, determining the operation the CPU needs to perform.

The Verilog code outlines the CPU architecture, defining the interconnections of components like Arithmetic and Logical Units (ALUs), multiplexers, and control units. Registers act as a temporary storage for different types of data movements, ensuring smooth instruction execution. The register-transfer level (RTL) design paradigm is applied to describe various data movements and control flow, connecting high-level functionality with low-level hardware implementation.

Clock and reset signals are incorporated to synchronize register and CPU component operations. This Verilog code forms the basis for simulating, testing, and compiling a fully operational CPU, highlighting Verilog's effectiveness in digital circuit design.

#### **METHODOLOGY & DISCUSSION**

Verilog module PROJECT contains a case statement with only one case (water). This case appears to simulate a water refilling operation based on the values of certain control signals. The mul\_res variable is used to store the result of a multiplication operation, and the code includes a loop that prints decreasing values of j. Variable j is the time duration of refilling the water as it stops at 0 second.

#### Control Signals:

- oper\_type: Identifies the type of operation.
- rdst, rsrc1, rsrc2: Register addresses for source and destination operands.
- imm mode: Indicates whether immediate value (isrc) is used in the operation.
- isrc: Immediate value for certain operations.

### Initialization:

- The GPR array is initialized with certain values representing the number of seconds for each peso or the result of the multiplication operation from 15 bit and below.
- The SGPR variable is used to store a portion of the result of the multiplication operation from 16 bit and above.

## Water Refilling Operation (water case) mul operation:

- The operation is triggered based on the control signals in the IR register.
- Depending on the value of imm\_mode, either a multiplication of two GPR values or a GPR value and an immediate value (isrc) is performed.
- The result (mul\_res) is then split into two parts, and the lower 16 bits are stored in the destination GPR, while the upper 16 bits are stored in SGPR.
- The loop attempts to print decreasing values starting from mul\_res, but there are issues with the loop structure.

Testbench (PROJECT\_tb):

- The testbench initializes the GPR array with values for pesos.
- Two water refilling operations are simulated with different inputs.
- The simulation includes displaying information about the operation and the time duration.

The execution example provided states that if 3 pesos are inserted, and 1 peso is equivalent to 2 seconds, the time duration is 6 seconds. The desired output is a countdown sequence: 6, 5, 4, 3, 2, 1, 0.

## **VERILOG CODE**

endcase

```
`timescale 1ns / 1ps
`define oper_type IR[31:27]
'define rdst IR[26:22]
'define rsrc1 IR[21:17]
`define imm_mode IR[16]
`define rsrc2 IR[15:11]
`define isrc
              IR[15:0]
`define water
                  5'b00101
module PROJECT();
  reg [31:0] IR;
  reg [15:0] GPR [31:0];
  reg [15:0] SGPR;
  reg [31:0] mul_res;
  integer j;
  always @*
  begin
    case ('oper_type)
       `water:
         begin
            if (`imm_mode)
              mul_res = GPR[`rsrc1] * `isrc;
            else
              mul_res = GPR[`rsrc1] * GPR[`rsrc2];
            GPR[rdst] = mul_res[15:0];
            SGPR = mul_res[31:16];
            for (j = mul_res; j >= 0; j = j - 1)
            begin
             $display("%d", j);
            end
         end
```

endmodule

### **TESTBENCH**

```
`timescale 1ns / 1ps
`define oper_type IR[31:27]
`define rdst IR[26:22]
'define rsrc1 IR[21:17]
`define imm_mode IR[16]
`define rsrc2 IR[15:11] 
`define isrc IR[15:0]
`define water 5'b00101
module PROJECT_tb;
 PROJECT dut();
 initial begin
  dut.GPR[1] = 2;
  dut.GPR[2] = 3;
  dut.GPR[3] = 4;
 end
 initial
 begin
   $display("-----FIRST CUSTOMER");
   $display("-----");
  dut.IR = 0;
  dut.\imm_mode = 0;
  dut. oper type = 5;
  dut.rsrc1 = 1;
  dut.rsrc2 = 2;
  dut.rdst = 0;
  #10:
   $display("WATER REFILLING BOX");
   $display("1 pesos = %0d seconds", dut.GPR[1]);
  $display("INSERTED: %0d pesos", dut.GPR[2]);
   $display("TIME DURATION: %0d seconds", dut.GPR[0]);
   $display("-----");
   $display("-----SECOND CUSTOMER");
   $display("-----");
  dut.IR = 0;
  dut.imm_mode = 0;
   dut.`oper_type = 5;
  dut.rsrc1 = 1;
  dut.rsrc2 = 3;
  dut.rdst = 0;
```

```
#10;
$display("WATER REFILLING BOX");
$display("1 pesos = %0d seconds", dut.GPR[1]);
$display("INSERTED: %0d pesos", dut.GPR[3]);
$display("TIME DURATION: %0d seconds", dut.GPR[0]);
$display("------")
end
endmodule
```

### **VERILOG DISPLAY OUTPUTS**

## a. WAVEFORM



## b. TRANSCRIPT

## **ASSEMBLY LANGUAGE CODE**

```
inp coin
    sta coin
LOOP LDA total
    ADD coin
    STA total
    LDA pesotoSeconds
    SUB one
    STA pesotoSeconds
    BRP LOOP
    LDA total
    SUB coin
    STA total
    BRA countdown
countdown OUT
    STA total
    SUB one
    STA total
    BRP countdown
    HLT
coin dat
pesotoSeconds dat 2
total dat 0
one
     dat 1
```

## **LMC DISPLAY OUTPUT**





### **CONCLUSION**

This project helped us develop a strong understanding of how key registers, such as the instruction register and general-purpose registers (GPRs), function within a CPU. The instruction register (IR) holds 32 binary bits and stores the current instruction, while the GPRs also hold 32 bits and store memory data. This provided us with knowledge on how different operations like add, subtract, multiply, move, and jump work inside the CPU. In this project, the mul operation was primarily used, demonstrated by the multiplication of the time and payment. Ultimately through the use of Verilog codes, this project made us realize how data works inside the CPU architecture.